Other

Design of a Parallel A/D-converter System on PCB - For High-Speed Sampling and Timing Error Correction : Examensarbete - Linköpings universitet

Authors/Editors

No matching items found.



Research Areas

No matching items found.


Publication Details

Subtitle: Examensarbete - Linköpings universitet

Author list: Alfredsson, Jon

Publication year: 2002


Abstract

The goals for most of today´s receiver system are sampling at high-speed, with high resolution and with as few errors as possible. This master thesis describes the design of a high-speed sampling system with ?state-of-the-art? components available on the market. The system is designed with a parallel Analog-to-digital converter (ADC) architecture, also called time interleaving. It aims to increase the sampling speed of the system. The system described in this report uses four 12-bits ADCs in parallel. Each ADC can sample at 125 MHz and the total sampling speed will then theoretically become 500 Ms/s. The system has been implemented and manufactured on a printed circuit board (PCB). Up to four boards can be connected in parallel to get 2 Gs/s theoretically.In an approach to increase the systems performance even further, a timing error estimation algorithm will be used on the sampled data. This algorithm estimates the timing errors that occur when sampling with non-uniform time interval between samples. After the estimations, the sampling clocks can be adjusted to correct the errors.This thesis is concerning some ADC theory, system design and PCB implementation. It also describes how to test and measure the system?s performance. No measurement results are presented in this thesis because measurements will be done after this project. The last part of the thesis discusses future improvements to achieve even higher performance.


Projects

No matching items found.


Keywords

No matching items found.


Documents

No matching items found.


Last updated on 2017-06-10 at 11:37